PMBus Slave

The PMBus Slave IIP Core is full-featured, easy-to-use, synthesizable design that is easily integrated into any SoC or FPGA development. The PMBus Slave IIP can be implemented in any technology.

The Slave IIP core supports the version 1.3.1 Part II of PMBus Bus Specification. It can also support a variety of host bus interfaces for easy adoption into any design architecture - AHB, AHB-Lite, APB, AXI, AXI-Lite, Tilelink, OCP, VCI, Avalon, PLB, Wishbone or custom buses.

The Slave IIP is delivered in Verilog RTL that can be implemented in an ASIC or FPGA. The Slave IIP is validated in using FPGA. The core includes RTL code, test scripts and a test environment for complete simulation.

九九视频精品在线,亚洲一级片免费,精品一区二区三区影片,天堂一区二区三区在线观看 九九视频精品在线,亚洲一级片免费,精品一区二区三区影片,一级黄大片 九九视频精品在线,亚洲一级片免费,精品一区二区三区影片,精品国产亚一区二区三区

657--------m.cjglw.com

460--------m.epantech.com

615--------m.szflourishe.com

604--------m.onejulyliving.com

25--------m.dqfeiyue.com