CPRI Controller

The CPRI IIP Core is full-featured, easy-to-use, synthesizable design that is easily integrated into any SoC or FPGA development. The CPRI IIP can be implemented in any technology.

The CPRI IIP core supports the CPRI 7.0 Specification. It can also support a variety of host bus interfaces for easy adoption into any design architecture – AHB, AHB-Lite,APB, AXI, AXI-Lite, Tilelink, OCP, VCI, Avalon, PLB, Wishbone or custom buses.

The CPRI IIP is delivered in Verilog RTL that can be implemented in an ASIC or FPGA. The CPRI IIP is validated in using FPGA. The core includes RTL code, test scripts and a test environment for complete simulation.

亚洲成网站,亚洲视频一区,久久久噜噜噜www成人网,视频一区二区三区在线 亚洲成网站,亚洲视频一区,久久久噜噜噜www成人网,午夜影院试看 亚洲成网站,亚洲视频一区,久久久噜噜噜www成人网,免费看黄色网

657--------m.cjglw.com

460--------m.epantech.com

615--------m.szflourishe.com

604--------m.onejulyliving.com

25--------m.dqfeiyue.com